Improving IEEE 1588v2 Time Synchronization Performance With Phase Locked Loop
Download
Full text for this resource is not available from the Research Repository.
Export
Jahja, RH, Dahal, Saurav ORCID: 0000-0002-8918-2036, Suk-Seung, H, Goo-Rak, K, Pyun, JY and Shin, S (2014) Improving IEEE 1588v2 Time Synchronization Performance With Phase Locked Loop. In: 2014 48th Asilomar Conference on Signals, Systems and Computers, 02 November 2014-05 November 2014, Pacific Grove, California.
Dimensions Badge
Altmetric Badge
Item type | Conference or Workshop Item (Paper) |
URI | https://vuir.vu.edu.au/id/eprint/37491 |
DOI | 10.1109/ACSSC.2014.7094439 |
Official URL | https://ieeexplore.ieee.org/document/7094439 |
ISBN | 9781479982974 |
Subjects | Historical > FOR Classification > 0803 Computer Software Current > Division/Research > College of Science and Engineering |
Keywords | clock synchronization protocol; phase locked loop; clock accuracy; synchronization algorithm |
Citations in Scopus | 2 - View on Scopus |
Download/View statistics | View download statistics for this item |
CORE (COnnecting REpositories)